## CONFIDENTIAL



# UNIVERSITI TUN HUSSEIN ONN MALAYSIA 

## FINAL EXAMINATION SEMESTER I SESSION 2012/2013

| COURSE NAME | $:$ | LOGIC SYSTEMS |
| :--- | :--- | :--- |
| COURSE CODE | $:$ | DAE 21603 |
| PROGRAMME | $:$ | 2 DAE |
| EXAMINATION DATE | $:$ | $2 ½$ HOURS |
| DURATION | $:$ | ANSWER FOUR (4) |
| INSTRUCTIONS |  | QUESTIONS ONLY |

THIS QUESTION PAPER CONSISTS OF NINE (9) PAGES

Q1 (a) Give the truth table of the RS flip-flop. Realize the RS flip-flop using:
(i) NAND Gates only
(ii) NOR Gates only.
(b) A D flip-flop is sometimes used to delay a binary waveform. A D flip-flop with timing diagram for input data and clock input are as shown in Figure Q1(b).
(i) Draw the Q output waveform on the space provided.
(ii) By referring to the timing diagram, explain the operation of the D flipflop.
(c) Figure Q1(c) shows a 7476 JK flip-flop and timing diagram showing the clock input and two asynchronous inputs. By considering the input for both J and K are always HIGH and Q is initially LOW:
(i) Draw the Q output waveform.
(ii) Explain the operation of this JK flip-flop.
(d) Show how to create the following flip flops from JK flip flop:
(i) D flip flop
(ii) T flip flop

Q2 (a) What are the essential differences between synchronous and asynchronous counters.
(b) (i) Construct a 4 bit ripple counter and explain its operation with the help of timing diagrams
(ii) Convert the 4 bit ripple counter to a MOD 9 counter.
(10 marks)
(c) Explain the operation of the up/down counter shown in Figure Q2(c) by analysing the inputs to the clock of the flip-flop. Sketch logic and timing diagrams for both up and down sequence.
(11 marks)
(a) Determine the number of flip-flops needed to construct a shift register capable of storing:
(i) a 6-bit binary number
(ii) decimal numbers up to 32
(iii) hexadecimal numbers up to $F$.
(b) Figure Q3(b) shows a 4-bit serial input register and timing diagrams showing the clock and data inputs. Draw the output waveforms for four clock transitions.
(c) With the aid of logic circuits and tables showing the sequence of states, describe the differences between a Ring counter and a Johnson counter.
(12 marks)

Q4 (a) What are the basic five (5) steps taken to create and load a digital circuit into a PLD?
(b) Name three (3) advantages of constructing a digital circuit prototype using a PLD instead of standard logic devices.
(c) Several types of architecture are used in PLDs. Draw the block diagram of three common types and describe their differences.
(d) For the functions shown on the K-maps in Figure Q4(d):
(i) Minimize the functions $\mathrm{X}, \mathrm{Y}, \mathrm{Z}$ and write down the minimized expressions.
(ii) Implement them on the PAL shown in Figure Q4(d)(ii). Label the inputs and outputs.

Q5 (a) Figure Q5(a) shows a simplified view of a typical computer system.
(i) Name the semiconductor memory devices used.
(ii) Explain the differences between the three storage devices.
(b) Compare the characteristics of RAM, ROM and EPROM.
(c) List and explain two types of RAM.
(d) List and describe the three major operations in a flash memory.
(6 marks)
(a) Show the following connections:
(i) Use JK flip-flops to divide a digital signal frequency by 8.
(ii) Use D-type flip-flops to divide a digital signal frequency by 4.
(b) The logic diagram and Dual-In-Line Package for IC 7493 is given in Figure Q6(b). Do the following and show all steps.
(i) Name the three standard MOD counters that can be implemented.
(ii) Design a 7493-based Mod-13 counter. If the input clock frequency is 2 kHz , what is the output frequency of this counter?
(c) Determine the maximum input clock frequency $\left(f_{\max }\right)$ for the counter shown in Figure Q6(c) if the propagation delay, $\mathrm{t}_{\mathrm{pd}}$ for each flip-flop is 50 ns and $\mathrm{t}_{\mathrm{pd}}$ for AND gate is 20 ns . Compare this with a MOD-16 ripple counter.

## FINAL EXAMINATION

SEMESTER / SESSION : SEMESTER I/ 2012/2013
COURSE : LOGIC SYSTEMS

PROGRAMME : 2 DAE COURSE CODE : DAE 21603

Figure O1(b)


Figure O1(c)

## FINAL EXAMINATION

SEMESTER / SESSION : SEMESTER I/ 2012/2013 COURSE : LOGIC SYSTEMS

PROGRAMME : 2 DAE COURSE CODE : DAE 21603


Figure 02(c)

clata
imput


Figure 03(b)

## FINAL EXAMINATION

```
SEMESTER / SESSION : SEMESTER I/ 2012/2013
COURSE : LOGIC SYSTEMS
PROGRAMME : 2 DAE COURSE CODE : DAE 21603
```



Figure 04(d)


Figure O4(d)(ii)

## FINAL EXAMINATION



Figure 05(a)


Duat-In-Line Package


Figure 06(b)

## FINAL EXAMINATION

```
SEMESTER / SESSION : SEMESTER I/ 2012/2013 PROGRAMME : 2 DAE
COURSE : LOGIC SYSTEMS
```

```
COURSE CODE : DAE 21603
```

```
COURSE CODE : DAE 21603
```

```
COURSE CODE : DAE 21603
```



Figure 06(c)

